Matching Items (2)
Filtering by

Clear all filters

149939-Thumbnail Image.png
Description
The increased use of commercial complementary metal-oxide-semiconductor (CMOS) technologies in harsh radiation environments has resulted in a new approach to radiation effects mitigation. This approach utilizes simulation to support the design of integrated circuits (ICs) to meet targeted tolerance specifications. Modeling the deleterious impact of ionizing radiation on ICs fabricated

The increased use of commercial complementary metal-oxide-semiconductor (CMOS) technologies in harsh radiation environments has resulted in a new approach to radiation effects mitigation. This approach utilizes simulation to support the design of integrated circuits (ICs) to meet targeted tolerance specifications. Modeling the deleterious impact of ionizing radiation on ICs fabricated in advanced CMOS technologies requires understanding and analyzing the basic mechanisms that result in buildup of radiation-induced defects in specific sensitive regions. Extensive experimental studies have demonstrated that the sensitive regions are shallow trench isolation (STI) oxides. Nevertheless, very little work has been done to model the physical mechanisms that result in the buildup of radiation-induced defects and the radiation response of devices fabricated in these technologies. A comprehensive study of the physical mechanisms contributing to the buildup of radiation-induced oxide trapped charges and the generation of interface traps in advanced CMOS devices is presented in this dissertation. The basic mechanisms contributing to the buildup of radiation-induced defects are explored using a physical model that utilizes kinetic equations that captures total ionizing dose (TID) and dose rate effects in silicon dioxide (SiO2). These mechanisms are formulated into analytical models that calculate oxide trapped charge density (Not) and interface trap density (Nit) in sensitive regions of deep-submicron devices. Experiments performed on field-oxide-field-effect-transistors (FOXFETs) and metal-oxide-semiconductor (MOS) capacitors permit investigating TID effects and provide a comparison for the radiation response of advanced CMOS devices. When used in conjunction with closed-form expressions for surface potential, the analytical models enable an accurate description of radiation-induced degradation of transistor electrical characteristics. In this dissertation, the incorporation of TID effects in advanced CMOS devices into surface potential based compact models is also presented. The incorporation of TID effects into surface potential based compact models is accomplished through modifications of the corresponding surface potential equations (SPE), allowing the inclusion of radiation-induced defects (i.e., Not and Nit) into the calculations of surface potential. Verification of the compact modeling approach is achieved via comparison with experimental data obtained from FOXFETs fabricated in a 90 nm low-standby power commercial bulk CMOS technology and numerical simulations of fully-depleted (FD) silicon-on-insulator (SOI) n-channel transistors.
ContributorsSanchez Esqueda, Ivan (Author) / Barnaby, Hugh J (Committee member) / Schroder, Dieter (Thesis advisor) / Schroder, Dieter K. (Committee member) / Holbert, Keith E. (Committee member) / Gildenblat, Gennady (Committee member) / Arizona State University (Publisher)
Created2011
155006-Thumbnail Image.png
Description
Potential-Induced Degradation (PID) is an extremely serious photovoltaic (PV) durability issue significantly observed in crystalline silicon PV modules due to its rapid power degradation, particularly when compared to other PV degradation modes. The focus of this dissertation is to understand PID mechanisms and to develop PID-free cells and modules. PID-affected

Potential-Induced Degradation (PID) is an extremely serious photovoltaic (PV) durability issue significantly observed in crystalline silicon PV modules due to its rapid power degradation, particularly when compared to other PV degradation modes. The focus of this dissertation is to understand PID mechanisms and to develop PID-free cells and modules. PID-affected modules have been claimed to be fully recovered by high temperature and reverse potential treatments. However, the results obtained in this work indicate that the near-full recovery of efficiency can be achieved only at high irradiance conditions, but the full recovery of efficiency at low irradiance levels, of shunt resistance, and of quantum efficiency (QE) at short wavelengths could not be achieved. The QE loss observed at short wavelengths was modeled by changing the front surface recombination velocity. The QE scaling error due to a measurement on a PID shunted cell was addressed by developing a very low input impedance accessory applicable to an existing QE system. The impacts of silicon nitride (SiNx) anti-reflection coating (ARC) refractive index (RI) and emitter sheet resistance on PID are presented. Low RI ARC cells (1.87) were observed to be PID-susceptible whereas high RI ARC cells (2.05) were determined to be PID-resistant using a method employing high dose corona charging followed by time-resolved measurement of surface voltage. It has been demonstrated that the PID could be prevented by deploying an emitter having a low sheet resistance (~ 60 /sq) even if a PID-susceptible ARC is used in a cell. Secondary ion mass spectroscopy (SIMS) results suggest that a high phosphorous emitter layer hinders sodium transport, which is responsible for the PID. Cells can be screened for PID susceptibility by illuminated lock-in thermography (ILIT) during the cell fabrication process, and the sample structure for this can advantageously be simplified as long as the sample has the SiNx ARC and an aluminum back surface field. Finally, this dissertation presents a prospective method for eliminating or minimizing the PID issue either in the factory during manufacturing or in the field after system installation. The method uses commercially available, thin, and flexible Corning® Willow® Glass sheets or strips on the PV module glass superstrates, disrupting the current leakage path from the cells to the grounded frame.
ContributorsOh, Jaewon (Author) / Bowden, Stuart (Thesis advisor) / Tamizhmani, Govindasamy (Thesis advisor) / Honsberg, Christiana (Committee member) / Hacke, Peter (Committee member) / Schroder, Dieter (Committee member) / Arizona State University (Publisher)
Created2016